Ваш город: Москва
+7 (495) 221-78-04
+7 (812) 327-327-1
Терраэлектроника

Synchronization of JESD204B Giga-Sample ADCs using Xilinx Platform for Phased Array Radar Systems (TIDA-00432)

This system level design shows how two ADC12J4000 evaluation modules (EVMs) can be synchronized together using a Xilinx VC707 platform. The design document describes the required hardware modifications and device configurations, including the clocking scheme. Example configuration files are shown for each EVM. The FPGA firmware is described and the relevant Xilinx IP block configuration parameters are shown. Data taken on the actual hardware is shown and analyzed, showing synchronization within 50 ps without characterized cables or calibrated propagation delays.

Возможности

Demonstrates a typical phased array radar sub-system by showing synchronization of JESD204B giga-sample ADCs The LMK04828 clocking solution used is described in detail Test results show synchronization within 50 ps without any characterization of cables or calibration of propagation delays Xilinx firmware development is discussed to offer a clear understanding of the requirements This sub-system is tested and includes example configuration files

Файлы

Схемы и диаграммы

Быстро получите общее представление о схемотехнике решения

Печатные платы и ПО

Ускорьте разработку по готовому дизайну

Спецификация (BOM)

Загрузите полный список требуемых компонентов.

Synchronization of JESD204B Giga-Sample ADCs using Xilinx Platform for Phased Array Radar Systems TIDA-00432

Заметили ошибку в работе сайта?
Скажите нам об этом